-
Notifications
You must be signed in to change notification settings - Fork 4
Home
Robert Jördens edited this page Jul 1, 2021
·
13 revisions
Quad channel 1.25 GS/s RF generator card with dual IQ upconverter and dual 5 MS/s ADC and FPGA in EEM form factor
Design files (schematics, PCB layouts, BOMs) can be found at Phaser/releases.
- layout variant Phaser_Baseband has no dual IQ mixer
- layout variant Phaser_Upconverter is populated with the dual IQ mixer.
- 4 channel 625 MS/s from FPGA
- 4 channels of 1.25 GS/s 16-bit parallel DAC
- dual IQ mixer + 0.3 GHz to 4.8 GHz VCO + PLL
- 31.5 dB range digital step attenuator (like Urukul)
- 2 channels of 5 MS/s ADC, using a 2-channel version of Sampler/BaseMod
- Artix xc7a100t/15t FPGA
- Internal MMCX clock from Kasli/Clocker and external SMA
- 2 EEM connectors
- 5 tone 25 MS/s IQ DDS per channel in coredevice gateware
- IQ sample stream over 1.5 Gb/s EEM link
- 20x interpolation from 25 MS/s to 500 MS/s
- digital upconversion in gateware on Phaser
- deterministic latency
- interfaces to all spi buses and peripherals
https://github.com/quartiq/phaser
Norman Krackow's STFT master thesis and the two talks also contain a useful introduction to Phaser.