Skip to content

Bjohnson131/RISC-V-Completion-project

Folders and files

NameName
Last commit message
Last commit date

Latest commit

 

History

16 Commits
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 

Repository files navigation

RISC-V-Completion-project

The Big To-Do List

Refactoring:


CSRs:

CSR/CSR_hpmcounter.vhd
  • Triage
  • Implementation
  • Change Naming to Capital

CSR/CSR_MARCHID_REG.vhd
  • Triage
  • Implementation

CSR/CSR_MCAUSE_REG.vhd
  • Triage
  • Implementation

CSR/CSR_MCOUNTEREN_REG.vhd
  • Triage
  • Implementation

CSR/CSR_MEDELEG_REG.vhd
  • Triage
  • Implementation

CSR/CSR_MEPC_REG.vhd
  • Triage
  • Implementation

CSR/CSR_MHARTID_REG.vhd
  • Triage
  • Implementation

CSR/CSR_MIDELEG_REG.vhd
  • Triage
  • Implementation

CSR/CSR_MIE_REG.vhd
  • Triage
  • Implementation

CSR/CSR_MIMPID_REG.vhd
  • Triage
  • Implementation

CSR/CSR_MIP_REG.vhd
  • Triage
  • Implementation

CSR/CSR_MISA_REG.vhd
  • Triage
  • Implementation

CSR/CSR_MSCRATCH_REG.vhd
  • Triage
  • Implementation

CSR/CSR_MSTATUS_REG.vhd
  • Triage
  • Implementation

CSR/CSR_MTVAL_REG.vhd
  • Triage
  • Implementation

CSR/CSR_MTVEC_REG.vhd
  • Triage
  • Implementation

CSR/CSR_MVENDORID_REG.vhd
  • Triage
  • Implementation

CSR/CSR_Regfile.vhd
  • Triage
  • Implementation

CSR/CSR_TIMER.vhd
  • Triage
  • Implementation

CSR/CSR_TIMER_ARRAY.vhd
  • Triage
  • Implementation

Top Level Modules

  • Triage

Current files: Acumulator.vhd
adder.vhd
ALU.vhd
controller.vhd
datamem.vhd
datamem_interface.vhd
datapath.vhd
debounce.vhd
DEMUX_32_1.vhd
flushing_unit.vhd
forwarding_unit.vhd
forwarding_unit_CSR.vhd
INTERRUPT_CONTROL_UNIT.vhd
jump_target_unit.vhd
MCU2.vhd
MCU_testbench.vhd
microcontroller.vhd
progmem_interface.vhd
program_counter.vhd
register_file.vhd
RISCV_Black_Box_Translator.vhd
SEL_CLK_DIV.vhd
Slider_mux.vhd
TEST_TOP_COUNTERS.vhd

Muxes


  • Triage
  • Use generics instead of lots of files.
  • Genericise a Nx1 mux
  • Genericise a NxN mux

Current files:
Mux/mux_2_1.vhd
Mux/mux_32_1.vhd
Mux/mux_32_32.vhd
Mux/mux_3_1.vhd
Mux/mux_4_1.vhd
Mux/mux_5_1.vhd

Registers


  • Triage
  • Use generics instead of lots of files.
  • Genericise an n-bit reg
  • Genericise an n-bit reg on any type of change

Current files:
Register/reg12b.vhd
Register/reg1b.vhd
Register/reg2b.vhd
Register/reg32b.vhd
Register/reg32b_falling_edge.vhd
Register/reg3b.vhd
Register/reg4b.vhd
Register/reg5b.vhd

Staging


  • Triage
  • Turn instructions into data types
  • Put instructions into a new library
  • Define basic operations of instructions.
  • TODO-1: Change instruction output signal to custom type in IF_STAGE.vhd
  • TODO-2: Change output to custom 'address' type in IF_STAGE.vhd.
  • TODO-3: Change input to custom 'address' type in IF_STAGE.vhd.
  • TODO-4: Remove the CSR writing logic from ID_STAGE.vhd, and put into its own module.
  • TODO-5: Change ID_STAGE ALU signals to custom type, and move type to its own module.
  • TODO-6: Give the mux sel signals a better name in ID_STAGE.
  • TODO-7: in ID_STAGE move the CSR memory items into their own module.
  • TODO-8: Do the same as TODO-7, but for the regfiles instead of CSR.
  • TODO-9: More thouroughly define what each stage does, make definitions.
  • TODO-10: Make 'operation' into an enum or something int EX_STAGE and ALU.
  • TODO-11: Invert logic such that we don't have to use branch=0 on every line inside ALU
  • TODO-12: Test TODO-12 with a test bed
  • TODO-13: Change 'branch_control' in ALU to an enum or other custom type and propogate the type through other stages.
  • TODO-14: find out why we're duplicating the last bit of some ALU operations
  • TODO-15: Fix the EX_STAGE Signal names
  • TODO-16: Implement CSRRCI
  • TODO-17: Implement CSRRSI
  • TODO-18: Implement CSRRWI
  • TODO-19: change the internal CSR_OP to an enum
  • TODO-20: figure out a better way to implement CSR signals.
  • TODO-21: find and name all of the ALU OPs.

Current files:
Stage/EX_MEM_DIV.vhd
Stage/EX_STAGE.vhd
Stage/ID_EX_DIV.vhd
Stage/ID_STAGE.vhd
Stage/IF_ID_DIV.vhd
Stage/IF_STAGE.vhd
Stage/MEM_STAGE.vhd
Stage/MEM_WB_DIV.vhd
Stage/WB_STAGE.vhd

About

A Completion project for a complete, privileged, RISC-V core.

Resources

License

Stars

Watchers

Forks

Releases

No releases published

Packages

No packages published

Languages