**Hi there!** π **I'm Gaurav Dhak**
Welcome to my GitHub profile! I'm a dedicated student at NIELIT Aurangabad, pursuing a B.Tech in Electronics System Engineering. Here, you'll find some of my projects and contributions related to electronics and VLSI. Feel free to explore and connect with me!
π± **Currently Learning**
- Embedded Systems
- Verilog
- Digital Frontend Design
- ASIC Design
- CMOS Technology
π« **How to Reach Me**
- Email: [email protected]
π **Connect with Me**
[LinkedIn](https://www.linkedin.com/in/gauravdhak/)
[Hashnode](https://gaurav789.hashnode.dev)
[Twitter](https://twitter.com/GauravDhak)
π **Skills**
**Languages:**
- C/C++
- Python
- Verilog HDL
**Tools & Technologies:**
- GNU/Linux
- Xilinx ISE
- FPGA Prototyping
- RTL Coding
- Linux OS
**Design and Development:**
- Very-Large-Scale Integration (VLSI)
- Application-Specific Integrated Circuits (ASIC)
- Verilog/SystemVerilog
- Universal Verification Methodology (UVM)
- RTL Design
- Static Timing Analysis (STA)
- Electronic Design Automation (EDA)
If you share similar interests or have something interesting to discuss, feel free to reach out!
Happy coding! π
Popular repositories Loading
-
System-Design-Resource
System-Design-Resource PublicThis repository is a comprehensive collection of resources aimed at helping software engineers and system architects enhance their skills in system design.
-
Single-port-Random-Access-Memory-RAM-
Single-port-Random-Access-Memory-RAM- PublicSingle port Random Access Memory (RAM)" typically refers to a type of memory module or chip where data can be read from or written to through a single port, meaning it can handle one data access opβ¦
Verilog 1
-
LRU-Cache-Memory
LRU-Cache-Memory PublicAn LRU (Least Recently Used) cache memory in Verilog is designed to store and manage frequently accessed data by implementing a replacement policy that evicts the least recently used entries, ensurβ¦
Verilog 1
-
2-bit-Branch-Predictor-in-Verilog
2-bit-Branch-Predictor-in-Verilog PublicThis project implements a 2-bit branch predictor in Verilog. Branch prediction is a technique used in CPU instruction pipelines to guess the outcome of a conditional branch instruction to avoid pipβ¦
Verilog 1
-
-
SPI-Master-Slave-Communication-System
SPI-Master-Slave-Communication-System PublicDesigned and implemented an SPI master module in Verilog for interfacing with multiple slave devices.
Verilog
If the problem persists, check the GitHub status page or contact support.