Skip to content
New issue

Have a question about this project? Sign up for a free GitHub account to open an issue and contact its maintainers and the community.

By clicking “Sign up for GitHub”, you agree to our terms of service and privacy statement. We’ll occasionally send you account related emails.

Already on GitHub? Sign in to your account

Updating submodules. #114

Merged
merged 1 commit into from
Dec 18, 2018
Merged

Updating submodules. #114

merged 1 commit into from
Dec 18, 2018

Conversation

mithro
Copy link
Member

@mithro mithro commented Dec 16, 2018

 * edid-decode changed from 5eeb151 to 6def7bc
    * 6def7bc - edid-decode: make it easier to find the out-of-range monitor values <Hans Verkuil>

 * litedram changed from bc6a3f2 to 0572006
    * 0572006 - phy/kusddrphy: remove ResetSignal on ODELAYE3/ISERDESE3 that are dynamically adjusted, reduce sys latency <Florent Kermarrec>
    * 57ebcc5 - sdram_init/ddr4: enable dll <Florent Kermarrec>
    * 7a2ff33 - sdram_init/get_sdram_phy_py_header: generate mr1 value, fix init_sequence identation <Florent Kermarrec>
    * 33ff34b - core/refresher: use self.sync to fix build (verilog wire vs reg...) <Florent Kermarrec>
    * 8419f28 - core: split refresher, expose it and allow it to be reloaded externally. <Florent Kermarrec>
    * 8ec0bc6 - modules: improve the way we define DDR4 banks/groups <Florent Kermarrec>
    * 1618a76 - phy: add KUSDDRPHY to __init__.py <Florent Kermarrec>
    * d6350d9 - test/test_axi: reduce rand_level on writes <Florent Kermarrec>
    * 282b60e - frontend/axi: simplify LiteDRAMAXI2NativeW logic <Florent Kermarrec>
    * 6778c72 - test/test_axi: cleanup, all tests passings. <Florent Kermarrec>
    * ebb1d3c - frontend/axi/LiteDRAMAXI2NativeW: be sure that we already have the data before sending the command to the controller <Florent Kermarrec>
    * 0d5e554 - frontend/axi: expose aw_burst2beat/ar_burst2beat <Florent Kermarrec>
    * da65a80 - frontend/axi: expose w_buffer/r_buffer (can be useful for debug) <Florent Kermarrec>
    * 7f5d749 - test: add missing +x <Florent Kermarrec>
    * 7ef4869 - test/test_axi: also add randomness on rdata.valid and wdata.ready <Florent Kermarrec>
    * 3db68cd - test/test_axi/axi2native: add tests for each randomness parameters (ease finding regressions issues) <Florent Kermarrec>
    * 190b1bd - test/test_axi/axi2native: add finer control on randomness <Florent Kermarrec>
    * 4f137b9 - test/test_axi/axi2native: add random on len, just use writes as reads <Florent Kermarrec>
    * 2a799e4 - test/test_axi: set size on axi2native test <Florent Kermarrec>
    * e70d77e - phy/s7dddrphy: fix nphases = 2 (same code can be shared between nphases = 2 and nphases = 4) <Florent Kermarrec>
    * 170b3dc - frontend/wishbone: set aw/ar size on LiteDRAMWishbone2AXI <Florent Kermarrec>
    * 9a25506 - frontend/wishbone: fix wishbone.err on LiteDRAMWishbone2AXI <Florent Kermarrec>

 * litepcie changed from dddd3b1 to b29c3a0
    * b29c3a0 - README: update PHY description <Florent Kermarrec>
    * 07501b8 - core: expose depacketizer/packetizer/controller (useful for debug) <Florent Kermarrec>
    * bfd2813 - frontend/dma: remove 64KB DMA buffer size limitation by increasing length to 24 bits. <Florent Kermarrec>

 * litex changed from v0.1-620-gab799f7b to v0.1-664-g0ade06c0
    *   0ade06c0 - Merge pull request #138 from mithro/mainram-hack <Tim Ansell>
    |\
    | * 22d454ef - Hack to fix #136. <Tim 'mithro' Ansell>
    |/
    *   fa6fef1e - Merge pull request #135 from mithro/icestorm-ice40up5k <Tim Ansell>
    |\
    | * 9481781d - Add uwg30 package and up3k part. <Tim 'mithro' Ansell>
    * | e9f10492 - soc/cores/cpu/vexriscv: add add_debug method for debug variants <Florent Kermarrec>
    * | 35155e51 - soc/cores/cpu/vexriscv: add support for the new variants. <Florent Kermarrec>
    * | 2ace45e6 - soc/cores/cpu/vexriscv: update submodule <Florent Kermarrec>
    * | 6d6c2b4c - soc/cores/cpu/lm32: add submodule/rtl to include path (needed for lm32_include.v) <Florent Kermarrec>
    * | 584fd51c - build/sim/verilator: add support for plaform.sources, some cleanup <Florent Kermarrec>
    * | c9915f89 - build/microsemi/libero_soc: fix typos <Florent Kermarrec>
    * | 99578bc6 - gen/sim/core: add args support on Display <Florent Kermarrec>
    * | fa260f5b - gen/fhdl: add simulation Display, Finish support. <Florent Kermarrec>
    * | 92a6169d - build/sim: add coverage parameter to enable code coverage <Florent Kermarrec>
    * | 0c687bc2 - soc/interconnect/stream: add support for buffered async fifo <Florent Kermarrec>
    * | bf3b4eec - gen: integrate migen changes <Florent Kermarrec>
    |/
    * 96527b5a - soc/interconnect/stream/gearbox: remove bit reversing by changing words order <Florent Kermarrec>
    *   1c8c2426 - Merge branch 'master' of http://github.com/enjoy-digital/litex <Florent Kermarrec>
    |\
    | *   cc4ba656 - Merge pull request #130 from jfng/master <enjoy-digital>
    | |\
    | | * 71398e01 - litex_sim: add --trace argument <Jean-François Nguyen>
    * | | 8887fc24 - build/xilinx/vivado: disable xpm by default (can be enabled by passing enable_xpm=True to build). <Florent Kermarrec>
    |/ /
    * | ec46beeb - targets/ulx3s, versa_ecp5: use ECP5PLL <Florent Kermarrec>
    * | 18048eb4 - cores/clock: test and fix ECP5PLL, phase still not implemented. <Florent Kermarrec>
    * | 20dd95c5 - boards/platforms/ulx3s: add gpios 0-3 <Florent Kermarrec>
    |/
    * 909cff19 - bios/sdram: flush l2 cache only when present <Florent Kermarrec>
    * 2ad83778 - bios: allow testing main_ram at init when using an external controller <Florent Kermarrec>
    * cdfe0454 - build/microsemi/libero_soc: small cleanup <Florent Kermarrec>
    *   4592e323 - Merge pull request #128 from mithro/small-fix <enjoy-digital>
    |\
    | * 4f565c51 - stream.Endpoint: Pass extra arguments to superclass. <Tim 'mithro' Ansell>
    | * 3b9e4c4d - wishbone.SRAM: Support non-32bit wishbone widths. <Tim 'mithro' Ansell>
    * 515c0621 - cores/clock: add ECP5PLL <Florent Kermarrec>
    * 7623b5dd - soc/interconnect/stream/gearbox: inverse bit order <Florent Kermarrec>
    * d32e3930 - soc/cores/spi_flash: add missing endianness parameter <Florent Kermarrec>
    * c954943e - platforms/avalanche: add IOStandard on ddram pins <Florent Kermarrec>
    * 09a1cda9 - build/microsemi/libero_soc: associate timings constraints with synthesis/place&route/timing verification <Florent Kermarrec>
    * a98e1ad6 - build/microsemi/libero_soc: add additional_timing_constraints <Florent Kermarrec>
    * b1668823 - build/microsemi/libero_soc: use die/package/speed from platform.device and add tcl_name helper <Florent Kermarrec>
    * 9df75d7d - platforms/avalanche: add package/speed to platform.device <Florent Kermarrec>
    * 953b1f70 - build/microsemi/libero_soc: remove previous impl directory if exists <Florent Kermarrec>
    * 18d513a1 - build/microsemi/libero_soc: give better names to pdc files: io/fp <Florent Kermarrec>
    * 4f092dbe - build/microsemi/libero_soc: add additional_constraints <Florent Kermarrec>
    * 206c9a46 - platforms/avalanche: fix ddram dq7 <Florent Kermarrec>
    * f0034077 - build/microsemi/libero_soc: add {} around port name. <Florent Kermarrec>
    * beeca856 - utils/litex_read_verilog: fix generated indent on instance <Florent Kermarrec>
    * 1fe7d09f - soc/integration/soc_core: add csr_map_update function <Florent Kermarrec>

 * migen changed from 0.6.dev-211-g022721a to 0.6.dev-228-g37db6bb
    * 37db6bb - Add uwg30 package and up3k part. <Tim 'mithro' Ansell>
    * abc2802 - fhdl/tracer: support Python 3.7 (#167) <Pierre-Olivier Vauboin>
    * e6ff283 - examples/sim: add display example <Florent Kermarrec>
    * 6742210 - sim/core: add Display support <Florent Kermarrec>
    * f46f014 - fhdl: add simulation Display, Finish support. <Florent Kermarrec>
    * 3d8a580 - build/lattice/icestorm: allow passing options to synth_ice40. <whitequark>
    * be608f9 - Revert "lattice/common: no need to differentiate nbits==1 and nbits > 1" <whitequark>
    * ac0dd18 - fhdl: give names to storage locations in MemoryToArray. <whitequark>
    * 01d9055 - fhdl: fix mismatch between _can_lower() and _lower_specials_step(). <whitequark>
    * f5005b5 - fhdl: append lowered specials to the original fragment. <whitequark>
    * 29b4e65 - genlib/resetsync: add __all__. <whitequark>
    * f0cd29f - genlib/fifo: add __all__. <whitequark>
    * c05fc0c - build/lattice/icestorm: add fine grained clock constraint support. <whitequark>
    * 0c57a44 - build/lattice/icestorm: simplify. <whitequark>
    * 4eca436 - fhdl/specials: allow passing name hint to TSTriple. <whitequark>
    * b5d723b - build/lattice/trellis: update for newer ecppack. <whitequark>
    * 3fc11b5 - build/lattice/icestorm: update package list for iCE40-HX8K. <Adam Greig>

Full submodule status
--
 6def7bc83dfb0338632e06a8b14c93faa6af8879 edid-decode (heads/master)
 a628956da7dc794e6e3c95b31ff9ce3af58bc763 flash_proxies (heads/master)
 057200665f48fac184c46bbe6a82110f34ee01e4 litedram (heads/master)
 52c23015b052e40600a84ac73227fb5a0f0ce862 liteeth (heads/master)
 b29c3a07bc5e4e7eb8c12b174446b85371ffb3a0 litepcie (heads/master)
 b78a73110c0c26cf21bf1410329bf1e78286e929 litesata (heads/master)
 1634fa35bb9f2717ab355ca2e494e1d02fd489ec litescope (heads/master)
 0a9110f901182a1233cc4e64b6e39175f6784621 liteusb (heads/master)
 0993a4e0422454e522e1d2b491837034b8dcccbe litevideo (heads/master)
 0ade06c0f0b3ba747ceee5e35ea0abc7bc20df77 litex (v0.1-664-g0ade06c0)
 37db6bb52532b6d1c6bc8b724c2e8c6a38546c2a migen (0.6.dev-228-g37db6bb)

@mithro mithro force-pushed the master branch 2 times, most recently from bda361c to 2cbe30e Compare December 16, 2018 22:10
 * edid-decode changed from 5eeb151 to 6def7bc
    * 6def7bc - edid-decode: make it easier to find the out-of-range monitor values <Hans Verkuil>

 * litedram changed from bc6a3f2 to 0572006
    * 0572006 - phy/kusddrphy: remove ResetSignal on ODELAYE3/ISERDESE3 that are dynamically adjusted, reduce sys latency <Florent Kermarrec>
    * 57ebcc5 - sdram_init/ddr4: enable dll <Florent Kermarrec>
    * 7a2ff33 - sdram_init/get_sdram_phy_py_header: generate mr1 value, fix init_sequence identation <Florent Kermarrec>
    * 33ff34b - core/refresher: use self.sync to fix build (verilog wire vs reg...) <Florent Kermarrec>
    * 8419f28 - core: split refresher, expose it and allow it to be reloaded externally. <Florent Kermarrec>
    * 8ec0bc6 - modules: improve the way we define DDR4 banks/groups <Florent Kermarrec>
    * 1618a76 - phy: add KUSDDRPHY to __init__.py <Florent Kermarrec>
    * d6350d9 - test/test_axi: reduce rand_level on writes <Florent Kermarrec>
    * 282b60e - frontend/axi: simplify LiteDRAMAXI2NativeW logic <Florent Kermarrec>
    * 6778c72 - test/test_axi: cleanup, all tests passings. <Florent Kermarrec>
    * ebb1d3c - frontend/axi/LiteDRAMAXI2NativeW: be sure that we already have the data before sending the command to the controller <Florent Kermarrec>
    * 0d5e554 - frontend/axi: expose aw_burst2beat/ar_burst2beat <Florent Kermarrec>
    * da65a80 - frontend/axi: expose w_buffer/r_buffer (can be useful for debug) <Florent Kermarrec>
    * 7f5d749 - test: add missing +x <Florent Kermarrec>
    * 7ef4869 - test/test_axi: also add randomness on rdata.valid and wdata.ready <Florent Kermarrec>
    * 3db68cd - test/test_axi/axi2native: add tests for each randomness parameters (ease finding regressions issues) <Florent Kermarrec>
    * 190b1bd - test/test_axi/axi2native: add finer control on randomness <Florent Kermarrec>
    * 4f137b9 - test/test_axi/axi2native: add random on len, just use writes as reads <Florent Kermarrec>
    * 2a799e4 - test/test_axi: set size on axi2native test <Florent Kermarrec>
    * e70d77e - phy/s7dddrphy: fix nphases = 2 (same code can be shared between nphases = 2 and nphases = 4) <Florent Kermarrec>
    * 170b3dc - frontend/wishbone: set aw/ar size on LiteDRAMWishbone2AXI <Florent Kermarrec>
    * 9a25506 - frontend/wishbone: fix wishbone.err on LiteDRAMWishbone2AXI <Florent Kermarrec>

 * litepcie changed from dddd3b1 to b29c3a0
    * b29c3a0 - README: update PHY description <Florent Kermarrec>
    * 07501b8 - core: expose depacketizer/packetizer/controller (useful for debug) <Florent Kermarrec>
    * bfd2813 - frontend/dma: remove 64KB DMA buffer size limitation by increasing length to 24 bits. <Florent Kermarrec>

 * litex changed from v0.1-620-gab799f7b to v0.1-664-g0ade06c0
    *   0ade06c0 - Merge pull request timvideos#138 from mithro/mainram-hack <Tim Ansell>
    |\
    | * 22d454ef - Hack to fix timvideos#136. <Tim 'mithro' Ansell>
    |/
    *   fa6fef1e - Merge pull request timvideos#135 from mithro/icestorm-ice40up5k <Tim Ansell>
    |\
    | * 9481781d - Add uwg30 package and up3k part. <Tim 'mithro' Ansell>
    * | e9f10492 - soc/cores/cpu/vexriscv: add add_debug method for debug variants <Florent Kermarrec>
    * | 35155e51 - soc/cores/cpu/vexriscv: add support for the new variants. <Florent Kermarrec>
    * | 2ace45e6 - soc/cores/cpu/vexriscv: update submodule <Florent Kermarrec>
    * | 6d6c2b4c - soc/cores/cpu/lm32: add submodule/rtl to include path (needed for lm32_include.v) <Florent Kermarrec>
    * | 584fd51c - build/sim/verilator: add support for plaform.sources, some cleanup <Florent Kermarrec>
    * | c9915f89 - build/microsemi/libero_soc: fix typos <Florent Kermarrec>
    * | 99578bc6 - gen/sim/core: add args support on Display <Florent Kermarrec>
    * | fa260f5b - gen/fhdl: add simulation Display, Finish support. <Florent Kermarrec>
    * | 92a6169d - build/sim: add coverage parameter to enable code coverage <Florent Kermarrec>
    * | 0c687bc2 - soc/interconnect/stream: add support for buffered async fifo <Florent Kermarrec>
    * | bf3b4eec - gen: integrate migen changes <Florent Kermarrec>
    |/
    * 96527b5a - soc/interconnect/stream/gearbox: remove bit reversing by changing words order <Florent Kermarrec>
    *   1c8c2426 - Merge branch 'master' of http://github.com/enjoy-digital/litex <Florent Kermarrec>
    |\
    | *   cc4ba656 - Merge pull request timvideos#130 from jfng/master <enjoy-digital>
    | |\
    | | * 71398e01 - litex_sim: add --trace argument <Jean-François Nguyen>
    * | | 8887fc24 - build/xilinx/vivado: disable xpm by default (can be enabled by passing enable_xpm=True to build). <Florent Kermarrec>
    |/ /
    * | ec46beeb - targets/ulx3s, versa_ecp5: use ECP5PLL <Florent Kermarrec>
    * | 18048eb4 - cores/clock: test and fix ECP5PLL, phase still not implemented. <Florent Kermarrec>
    * | 20dd95c5 - boards/platforms/ulx3s: add gpios 0-3 <Florent Kermarrec>
    |/
    * 909cff19 - bios/sdram: flush l2 cache only when present <Florent Kermarrec>
    * 2ad83778 - bios: allow testing main_ram at init when using an external controller <Florent Kermarrec>
    * cdfe0454 - build/microsemi/libero_soc: small cleanup <Florent Kermarrec>
    *   4592e323 - Merge pull request timvideos#128 from mithro/small-fix <enjoy-digital>
    |\
    | * 4f565c51 - stream.Endpoint: Pass extra arguments to superclass. <Tim 'mithro' Ansell>
    | * 3b9e4c4d - wishbone.SRAM: Support non-32bit wishbone widths. <Tim 'mithro' Ansell>
    * 515c0621 - cores/clock: add ECP5PLL <Florent Kermarrec>
    * 7623b5dd - soc/interconnect/stream/gearbox: inverse bit order <Florent Kermarrec>
    * d32e3930 - soc/cores/spi_flash: add missing endianness parameter <Florent Kermarrec>
    * c954943e - platforms/avalanche: add IOStandard on ddram pins <Florent Kermarrec>
    * 09a1cda9 - build/microsemi/libero_soc: associate timings constraints with synthesis/place&route/timing verification <Florent Kermarrec>
    * a98e1ad6 - build/microsemi/libero_soc: add additional_timing_constraints <Florent Kermarrec>
    * b1668823 - build/microsemi/libero_soc: use die/package/speed from platform.device and add tcl_name helper <Florent Kermarrec>
    * 9df75d7d - platforms/avalanche: add package/speed to platform.device <Florent Kermarrec>
    * 953b1f70 - build/microsemi/libero_soc: remove previous impl directory if exists <Florent Kermarrec>
    * 18d513a1 - build/microsemi/libero_soc: give better names to pdc files: io/fp <Florent Kermarrec>
    * 4f092dbe - build/microsemi/libero_soc: add additional_constraints <Florent Kermarrec>
    * 206c9a46 - platforms/avalanche: fix ddram dq7 <Florent Kermarrec>
    * f0034077 - build/microsemi/libero_soc: add {} around port name. <Florent Kermarrec>
    * beeca856 - utils/litex_read_verilog: fix generated indent on instance <Florent Kermarrec>
    * 1fe7d09f - soc/integration/soc_core: add csr_map_update function <Florent Kermarrec>

 * migen changed from 0.6.dev-211-g022721a to 0.6.dev-228-g37db6bb
    * 37db6bb - Add uwg30 package and up3k part. <Tim 'mithro' Ansell>
    * abc2802 - fhdl/tracer: support Python 3.7 (timvideos#167) <Pierre-Olivier Vauboin>
    * e6ff283 - examples/sim: add display example <Florent Kermarrec>
    * 6742210 - sim/core: add Display support <Florent Kermarrec>
    * f46f014 - fhdl: add simulation Display, Finish support. <Florent Kermarrec>
    * 3d8a580 - build/lattice/icestorm: allow passing options to synth_ice40. <whitequark>
    * be608f9 - Revert "lattice/common: no need to differentiate nbits==1 and nbits > 1" <whitequark>
    * ac0dd18 - fhdl: give names to storage locations in MemoryToArray. <whitequark>
    * 01d9055 - fhdl: fix mismatch between _can_lower() and _lower_specials_step(). <whitequark>
    * f5005b5 - fhdl: append lowered specials to the original fragment. <whitequark>
    * 29b4e65 - genlib/resetsync: add __all__. <whitequark>
    * f0cd29f - genlib/fifo: add __all__. <whitequark>
    * c05fc0c - build/lattice/icestorm: add fine grained clock constraint support. <whitequark>
    * 0c57a44 - build/lattice/icestorm: simplify. <whitequark>
    * 4eca436 - fhdl/specials: allow passing name hint to TSTriple. <whitequark>
    * b5d723b - build/lattice/trellis: update for newer ecppack. <whitequark>
    * 3fc11b5 - build/lattice/icestorm: update package list for iCE40-HX8K. <Adam Greig>

Full submodule status
--
 6def7bc83dfb0338632e06a8b14c93faa6af8879 edid-decode (heads/master)
 a628956da7dc794e6e3c95b31ff9ce3af58bc763 flash_proxies (heads/master)
 057200665f48fac184c46bbe6a82110f34ee01e4 litedram (heads/master)
 52c23015b052e40600a84ac73227fb5a0f0ce862 liteeth (heads/master)
 b29c3a07bc5e4e7eb8c12b174446b85371ffb3a0 litepcie (heads/master)
 b78a73110c0c26cf21bf1410329bf1e78286e929 litesata (heads/master)
 1634fa35bb9f2717ab355ca2e494e1d02fd489ec litescope (heads/master)
 0a9110f901182a1233cc4e64b6e39175f6784621 liteusb (heads/master)
 0993a4e0422454e522e1d2b491837034b8dcccbe litevideo (heads/master)
 0ade06c0f0b3ba747ceee5e35ea0abc7bc20df77 litex (v0.1-664-g0ade06c0)
 37db6bb52532b6d1c6bc8b724c2e8c6a38546c2a migen (0.6.dev-228-g37db6bb)
@mithro mithro merged commit d618e66 into timvideos:master Dec 18, 2018
bunnie pushed a commit to bunnie/litex-buildenv that referenced this pull request Jan 19, 2019
 * litedram changed from 5b02791 to f36bcff
    * f36bcff - phy/gensdrphy: cleanup/simplify pass <Florent Kermarrec>
    * da06715 - core/bankmachine: typo <Florent Kermarrec>
    * ab0d519 - core: change cba_shift parameter to more explicit address_mapping parameter <Florent Kermarrec>
    * 230ea24 - core: simplify/cleanup pass <Florent Kermarrec>
    * 94b844d - core/frontend: move crossbar to core <Florent Kermarrec>
    * 8d24163 - phy/s7ddrphy: use our own bitslip module in fabric <Florent Kermarrec>
    * 20d7675 - phy/s7ddrphy: add additional_read_latency parameter <Florent Kermarrec>
    * f11506a - examples/litedram_gen: cleanup pins definition <Florent Kermarrec>
    * 75b314c - modules: update K4B2G1646F and use timings from datasheet <Florent Kermarrec>
    * b71ed35 - core/bankmachine: manage tRC <Florent Kermarrec>
    * 0abb3e4 - modules: use tRAS and tRP to compute tRC (tRC = tRAS + tRP) <Florent Kermarrec>
    * 9a950f0 - ecc: update core/test <Florent Kermarrec>
    * 8a0d0f0 - phy/s7ddrphy: remove hacky bl8 variant (see timvideos#60) <Florent Kermarrec>
    * 5fe4868 - modules: add trrd to all ddr3 modules <Florent Kermarrec>
    *   dbfa929 - Merge pull request timvideos#59 from enjoy-digital/tRRD_Fix <enjoy-digital>
    |\
    | * 5315d27 - tRRD incorrectly specified <[email protected]>
    |/
    * 167c0c9 - remove partial reordering code in master, keep things in bank_reordering branch. <Florent Kermarrec>
    * 828129e - core/bank_machine: simplify trascon <Florent Kermarrec>
    * 4fa64c8 - core/bankmachine: remove trccon (activate_allowed not used) <Florent Kermarrec>
    * feac98f - core/bankmachine: use tXXDController everywhere (better timings) <John Sully>
    * bce411e - common: move tXXDController to common <John Sully>
    * fef4701 - core/multiplexer: select all ranks on refresh <Florent Kermarrec>
    * 3481d45 - core/multiplexer: fix rank_decoder width <Florent Kermarrec>
    * 3b5a1ff - modules: add K4B1G0446F <Florent Kermarrec>
    * 48c17ce - modules: fix tWTR regression on MT46H32M32 <Florent Kermarrec>
    * ad0a1d4 - modules: improve timings definition (keep retro-compatibility with previous definitions) <Florent Kermarrec>

 * litepcie changed from a09d225 to a8b8048
    * a8b8048 - core/tlp/reordering: increase buffering <Florent Kermarrec>
    * 9578a3c - LICENSE: typo <Florent Kermarrec>
    * b37065c - Merge pull request timvideos#13 from enjoy-digital/reordering <enjoy-digital>
    * 62d6217 - core/tlp/reordering: use buffered=True <Florent Kermarrec>
    * 35a4aa8 - core/tlp/reordering: use buffered data fifo to ease timings <Florent Kermarrec>
    * 288c5f9 - core/tlp/reordering: refactor/simplify <Florent Kermarrec>
    * 1f39ee2 - core/tlp/controller: use log2_int everywhere <Florent Kermarrec>

 * litex changed from 6e327cda to 3e189379
    * 3e189379 - boards/targets: add versa ecp55g prjtrellis target (experimental) <Florent Kermarrec>
    * a69197d2 - build/lattice: add initial prjtrellis support <Florent Kermarrec>
    * 397e3c76 - build/lattice/diamond: use bash on linux <Florent Kermarrec>
    * d029cd24 - build/lattice: improve special_overrides names (vendor_family) <Florent Kermarrec>
    *   60665358 - Merge pull request timvideos#114 from mithro/xilinx+yosys <enjoy-digital>
    |\
    | *   b200ce99 - Merge branch 'master' into xilinx+yosys <enjoy-digital>
    | |\
    | |/
    |/|
    * |   8c0982a1 - Merge pull request timvideos#118 from mithro/uart-sync <enjoy-digital>
    |\ \
    | * | ba0dd572 - uart: Enable buffering the FIFO. <Tim 'mithro' Ansell>
    |/ /
    * | f9167053 - README: improve instructions for litex_sim <Florent Kermarrec>
    * | e3935b48 - build/sim/verilator: don't use THEADS parameters when threads=1 <Florent Kermarrec>
    * | a44181e7 - soc_sdram: update litedram <Florent Kermarrec>
    * | ab6a530a - bios/sdram: s7ddrphy now has bitslip in fabric, show scan for each module/bitslip and remove silent mode <Florent Kermarrec>
    * | b8be9545 - build/xilinx/vivado: enable xpm libraries <Florent Kermarrec>
    * | ab8cf3e3 - soc/cores/clock: add margin parameter to create_clkout (default = 1%) <Florent Kermarrec>
    * | 915c2f41 - bios/sdram: improve write/read leveling <Florent Kermarrec>
    * | deffa603 - platforms/kc705: add ddram_dual_rank <Florent Kermarrec>
    * | 10624c26 - bios/main: handle all types of carriage return (\r, \n, \r\n or \n\r) <Florent Kermarrec>
    * |   9f083e9b - Merge pull request timvideos#116 from stffrdhrn/sim-uart <enjoy-digital>
    |\ \
    | * | 8877dba7 - sim: serial: Send '\r\n' instead of just '\n' <Stafford Horne>
    |  /
    * | d1879215 - cpu_interface: fix select_triple when only one specified <Florent Kermarrec>
    * | 3b27d2ae - soc/integration/cpu_interface: generate error if unable to find any of the cross compilation toolchains <Florent Kermarrec>
    * | 168b07b9 - soc_core: add csr range check <Florent Kermarrec>
    * |   6febb682 - Merge pull request timvideos#112 from cr1901/8k-b-evn <enjoy-digital>
    |\ \
    | * | 9a44f08a - build/platforms: Add ice40_hx8k_b_evn from Migen. <William D. Jones>
    |  /
    * |   9cf4ffb3 - Merge pull request timvideos#113 from stffrdhrn/litex-trivial <enjoy-digital>
    |\ \
    | * | ff6de429 - Fix help for or1k builds <Stafford Horne>
    | * | dafdb8df - Fix compiler warnings from GCC 8.1 <Stafford Horne>
    |/ /
    * | 2be52054 - build/xilinx/common: update XilinxDDRInputImplS7 and XilinxDDRInputImplKU (from migen) <Florent Kermarrec>
    | * ace97624 - build.xilinx: Convert attributes to something Yosys understands. <Tim 'mithro' Ansell>
    | * 78414c05 - xilinx/viviado: Allow yosys for synthesis. <Tim 'mithro' Ansell>
    | * d13ac3b3 - cpu/mor1kx: Adding verilog include directory. <Tim 'mithro' Ansell>
    | * dc7cd757 - build.xilinx: Run `phys_opt_design` and generate timing report. <Tim 'mithro' Ansell>
    |/
    * 948527b0 - cores/cpu: revert vexriscv (it seems there is a regression in last version) <Florent Kermarrec>
    * 15bca453 - targets/sim: fix integrated_main_ram_size when with_sdram <Florent Kermarrec>

 * migen changed from 0.6.dev-173-gd3b875b to 0.6.dev-179-g657c0c7
    * 657c0c7 - class TSTriple: width is the width of the base signal <Staf Verhaegen>
    * 2d62c0c - platforms/ice40_up5k_b_evn: Add I/O connector and some default I/O (including spiflash). <William D. Jones>
    * ea6e483 - Fix issue where BusSynchronizer fails when iclock << oclock <bunnie>
    * 076ec0d - fhdl.visit: fix nondeterminism in visit_Case. <whitequark>
    * 1e114c7 - add a print to show user context when an exception is raised while evaluating a generator yield statement in simulation <N. Engelhardt>
    * ba63364 - platforms/ice40_hx8k_b_evn: Add pins for spiflash io. <William D. Jones>

Full submodule status
--
 5eeb151a748788666534d6ea3da07f90400d24c2 edid-decode (remotes/origin/HEAD)
 a628956da7dc794e6e3c95b31ff9ce3af58bc763 flash_proxies (remotes/origin/HEAD)
 f36bcff49fe96867503c219dd705ff8d7eb951cd litedram (remotes/origin/HEAD)
 40b99ecc05ee490d77477cba542db6d63333c390 liteeth (remotes/origin/HEAD)
 a8b804809d84e2125eb603bf9feefc9cef31d22b litepcie (remotes/origin/HEAD)
 b78a73110c0c26cf21bf1410329bf1e78286e929 litesata (remotes/origin/HEAD)
 1634fa35bb9f2717ab355ca2e494e1d02fd489ec litescope (remotes/origin/HEAD)
 0a9110f901182a1233cc4e64b6e39175f6784621 liteusb (remotes/origin/HEAD)
 13d85a1fe360678bebd57c55f1b35988c655ae95 litevideo (remotes/origin/HEAD)
 3e189379f9272ba184fcdcfe077eb139f1f0fc7f litex (heads/master)
 657c0c72e63597162837809dfe3635d69a98cfd9 migen (0.6.dev-179-g657c0c7)
Sign up for free to join this conversation on GitHub. Already have an account? Sign in to comment
Labels
None yet
Projects
None yet
Development

Successfully merging this pull request may close these issues.

1 participant